# Register Allocation Exercises

### \_) Pro

#### Problem 1

Consider the three-address code below:

```
1: i = 0;
2: a = p1;
3: b = i * 4;
4: c = a + b;
5: L1: if (i > 100) goto L2
6: c = a + 1;
7: i = i + 1;
8: b = i * 4;
9: e = p1;
10: if (c <= p1) goto L3
11: c = e - b;
12: a = e;
13: goto L4
14: L3: d = p1;
15: c = d + b;
16: a = d;
17: L4: if (i <= 100) goto L1
18: L2: return
```

- a) Determine the interference graph assuming a given variable is live at the end of a specific instruction if after the use in that instruction the value is still used elsewhere in the code. You should assume the variable p1 is defined upon entry of the code as it corresponds to a parameter of the procedure and is used after the return instruction.
- b) Determine the minimum number of registers needed (without spilling, of course).
- c) Assuming you were short of one register, which register(s) would you spill and at which points in the program would you insert the spill code? Explain the rationale of your choice.
- d) Now redo the register allocation using the top-down method in which variables used inside a loop are weighted more that variables outside the loop.

## a) live ronges:

P1: 11,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,176

i: 1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16,176

a: 92,3,4,5,66+912,13,16,176

6:93,46+98,9,20,116+914,156

C: 946+96,78,9,106+9176+9156

d: ) 14, 75, 16 6

e: 9 9, 10, 11, 12 }

Interference Graph



sem interferência







#### Problem 2

Consider the following 3-address format representation of a computation. Here we have used the Frame Poiner  $(\$ \pm p)$  register to load local variables into temporary variables introduced in the intermediate code generation process. We have also used compile-time offsets to load the values of several local variables as they are located and fixed locations in the current procedure Activation Record (AR).

```
01: t1 = k * 8

02: t2 = $fp + offset_A

03: t3 = t1 + t2

04: t4 = *t3

05: t5 = t4 * x

06: t6 = $fp + offset_B

07: t7 = t6 * 8

08: t8 = *t7

09: t9 = t5 + t8

10: *t7 = t9

11: k = k + 1
```

#### Questions

09:

r3 = r2 \* 8

- (a) Using the bottom-up register allocator described in class assign the various temporary variables and variables to actual registers. For the purpose of this section, assume you only have 4 physical registers. At each point when choosing to reuse a register indicate why do you pick each one.
- (b) Use the graph-coloring based algorithm for doing register allocation instead. In this section we are to explore the use of interference webs for different definitions of interference as mentioned in class.
  - a. In the first web use the definition that two variables interfere if there is at least one instruction in which they participate. Derive the interference web between variables using this definition.
  - b. In the second definition there is no interference if the two webs either do not intersect at all or if they do intersect at a single instruction the web that ends at that instruction participates as the argument of the instruction and the web that begins at that instruction corresponds to the destination value of the instruction.
  - c. For both definitions determine the minimum number of required registers.
  - d. Using the graph-coloring heuristic described in class determine the number of required registers for each of the two interference definitions. Why do they differ, or why not?

//:  $r0 \leftarrow k$ ;  $r1 \leftarrow t5$ ;  $r2 \leftarrow t6$ ;  $r3 \leftarrow t7$ ;

01: r0 =  $fp + offset_K //: r0 \leftarrow k; r1 \leftarrow empty; r2 \leftarrow empty; r3 \leftarrow empty;$ r1 = r0 \* 8//: r0  $\leftarrow$  k; r1  $\leftarrow$  t1; r2  $\leftarrow$  empty; r3  $\leftarrow$  empty; 02: 03: r2 =  $fp + offset_A //: r0 \leftarrow k; r1 \leftarrow t1; r2 \leftarrow t2; r3 \leftarrow empty;$ 04: r3 = r1 + r2//: r0 ← k; r1 ← t1; r2 ← t2; r3 ← t3; r1 = (r3)//:  $r0 \leftarrow k$ ;  $r1 \leftarrow t4$ ;  $r2 \leftarrow t2$ ;  $r3 \leftarrow t3$ ; 05. 06: r2 = FP + offset\_X //: r0  $\leftarrow$  k; r1  $\leftarrow$  t4; r2  $\leftarrow$  x; r3  $\leftarrow$  t3; 07: r1 = r1 \* r2//:  $r0 \leftarrow k$ ;  $r1 \leftarrow t5$ ;  $r2 \leftarrow x$ ;  $r3 \leftarrow t3$ ; r2 = FP + offset\_B //: r0  $\leftarrow$  k; r1  $\leftarrow$  t5; r2  $\leftarrow$  t6; r3  $\leftarrow$ t7; 08:



#### Problem 7. Control-Flow Analysis and Register Allocation

Consider the three-address code below for a procedure with input/output arguments p0 and p1 and using several temporary variables, named to through t5.

```
t0 = p1
t2 = 0
t1 = p2
02:
03:
04:
            if (t1 > t5 = t0 t0 = 1
05:
                         0) goto L1
06:
07:
           t2 = 0t1 = t0
08:
09: L1:
            t4 = t0
10:
            if (t4 > t5) goto L2
            t4 = t1 + 1

t2 = t2 + 1
12:
13:
14:
            goto L1
15: L2:
           t0 = p1

t3 = t0

t1 = t2 + t3
16:
17:
18:
```

#### Questions:

187

return

For this code determine the following:

- a. Basic blocks and the corresponding control-flow graph (CFG) indicating for each basic block the corresponding line numbers of the code above.
- b. Dominator tree and the natural loops in this code (if any) along with the corresponding back edge(s).
- c. Determine the live ranges for the variables ±0, ±1, ±2, ±3, ±4 and ±5, the corresponding webs and interference graph, for the refined notion of interference discussed in class. Assume that you do not need registers for the parameters p0 and p1 and assume that on exit of the last basic block (the one ending with the return instruction) ±2 is live but the remainder temporaries are dead on exit of the procedure. In this analysis you should ignore the parameter variables p0 and p1.
- d. Can you color the resulting interference graphs with 4 colors? Why not? Suggest a modification to the code, possibly using source-level code transformations, that allows for the coloring with 4 colors. Present a coloring assignment for 4 colors.

perspectation as person.

dz-146

